

These schematics are intended for reference only, and provide some possible circuit examples. All rights reserved. No part of this product may be reproduced in any form, or transmitted by any means, without the written permission of Cavium / Cavium Networks. NITROX is a trademark of Cavium / Cavium Networks in the United States, or other countries, or both. All other trademarks or service marks referred to in this product are the property of their respective owners. Cavium Networks makes no warranty about the use of this product, and reserves the right to change this document at any time, without notice. Whereas every precaution has been taken in the preparation of this product, Cavium Networks, the publisher, and the authors assume no responsibility for errors or omissions.

## Assembly Note:

- DNI = Do Not Install

## History of Changes

- R1.0: Initial release
- R1.1: Added FETs and LEDs D3, D4, D5
- R1.2: Core clock frequency setting greater than 001 are reserved; thus not to be used.
- R1.3: Changed C200 to 6pF for delayed output of U15 to about 500ms.

Corrected the delay comment.

- R1.4: Placed the following NITROX III balls to GND: A20 and A24
- R1.5: corrected the signal return path for PLL\_E\_VSS\_18V, PLL\_S\_VSS\_18V, PLL\_Z\_VSS\_18V
- R1.6: Changed the following resistors to 1K Ohm. R37, R38, R39.
- R1.7: Fixed power sequencing for EXP\_VDD\_09.
- R1.8: Fixed VCC for the EEPROM .
- R1.9: Set ball CNN35XX.B23 to GND via R2
- R1.10: Updated the CNN35XX symbol
- R1.11: Updated the CNN35XX symbol. Removed R2. Removed R27. Updated the FREQ\_SEL table
- R1.12: Corrected the decoupling cap values for C206, C205, C248. Added two decoupling caps to EXP\_VDD\_09\_FLT

THIS DOCUMENT CONTAINS INFORMATION PROPRIETARY TO CAVIUM NETWORKS. USE OR DISCLOSURE WITHOUT THE WRITTEN PERMISSION OF AN OFFICER OF CAVIUM IS EXPRESSLY FORBIDDE COPYRIGHT (c) CAVIUM 2001-2007

BLOCK DIAGRAM

Engineer: TM Engineering

Friday, February 24, 2012

close to the CPU U1A EXP\_TX\_0\_P EXP\_TX\_0\_N AC8 6 PEX\_TX\_00\_P 6 PEX\_TX\_00\_N AE11 EXP\_RX\_1\_P EXP\_RX\_1\_N EXP\_TX\_1\_P EXP\_TX\_1\_N AC10 6 PEX\_TX\_01\_P 6 PEX\_TX\_01\_N PEX\_RX\_01\_P 6
PEX\_RX\_01\_N 6 C5 | X7R | X7R | O402 | 100nF | X7R | 100nF \_\_AE13 \_\_AE13 \_\_EXP\_RX\_2\_N EXP\_TX\_2\_P EXP\_TX\_2\_N AC12 >>> PEX\_RX\_02\_P 6 ->>> PEX\_RX\_02\_N 6 6 PEX\_TX\_02\_P 6 PEX\_TX\_02\_N C7 | X/R | X/R | 100nF C8 | X/R | 100nF EXP\_TX\_3\_P EXP\_TX\_3\_N AC14 \_\_AE15 \_\_AF15 \_\_EXP\_RX\_3\_P \_\_EXP\_RX\_3\_N PEX\_RX\_03\_P 6
PEX\_RX\_03\_N 6 C9 | X/R | 100nF C10 | X/R | 100nF AE17 EXP\_RX\_4\_P EXP\_RX\_4\_N 6 PEX\_TX\_04\_P 6 PEX\_TX\_04\_N C11 | X/R 0402 | 100nF C12 | X/R 0402 | 100nF \_\_AE19 \_\_AE19 \_\_EXP\_RX\_5\_N 6 PEX\_TX\_05\_P 6 PEX\_TX\_05\_N PEX\_RX\_05\_P 6 PEX\_RX\_05\_N 6 C13 | X/R 0402 | 100nF C14 | X/R 0402 | 100nF AE21 EXP\_RX\_6\_P EXP\_RX\_6\_N 6 PEX\_TX\_06\_P 6 PEX\_TX\_06\_N C15 X/R 0402 100nF C16 X/R 0402 100nF AE23 EXP\_RX\_7\_P EXP\_RX\_7\_N 6 PEX\_TX\_07\_P 6 PEX\_TX\_07\_N >> PEX\_RX\_07\_P 6 -->> PEX\_RX\_07\_N 6 C17 X7R 0402 100nF C18 X7R 0402 100nF AC25 AC26 EXP\_RX\_8\_P EXP\_RX\_8\_N 6 PEX\_TX\_08\_P 6 PEX\_TX\_08\_N PEX\_RX\_08\_P 6
PEX\_RX\_08\_N 6 C19 X/R 0402 100nF C20 X/R 0402 100nF AA25 AA26 EXP RX 9 P EXP RX 9 N >> PEX\_RX\_09\_P 6 ->> PEX\_RX\_09\_N 6 6 PEX\_TX\_09\_P 6 PEX\_TX\_09\_N C21 X7R 0402 100nF C22 X7R 0402 100nF W25 W26 EXP\_RX\_10\_P EXP\_RX\_10\_N PEX\_RX\_10\_P 6
PEX\_RX\_10\_N 6 6 PEX\_TX\_10\_P 6 PEX\_TX\_10\_N C23 X7R 0402 1 100nF C24 X7R 0402 1 100nF U25 U26 EXP\_RX\_11\_P EXP\_RX\_11\_N 6 PEX\_TX\_11\_P 6 PEX\_TX\_11\_N PEX\_RX\_11\_P 6 PEX\_RX\_11\_N 6 R25 R26 EXP\_RX\_12\_P EXP\_RX\_12\_N 6 PEX\_TX\_12\_P 6 PEX\_TX\_12\_N PEX\_RX\_12\_P 6
PEX\_RX\_12\_N 6 6 PEX\_TX\_13\_P 6 PEX\_TX\_13\_N PEX\_RX\_13\_P 6 PEX\_RX\_13\_N 6 L25 L26 EXP\_RX\_14\_P EXP\_RX\_14\_N 6 PEX\_TX\_15\_P 6 PEX\_TX\_15\_N Length-match XMT to AC coupling AF7 EXP\_REF\_CLK\_P EXP\_REF\_CLK\_N 5 PCIE\_REFCLK\_P
5 PCIE\_REFCLK\_N and AC coupling to RCV CNN35XX



These schematics are intended for reference only, and provide some possible circuit examples. All rights reserved. No part of this product may be reproduced in any form, or transmitted by any means, without the written permission of Cavium Networks NITROX is a trademark of Cavium Networks in the United States, or other countries, or both. All other trademarks or service marks referred to in this product are the property of their respective owners. Cavium Networks makes no warranty about the use of this product, and reserves the right to change this document at any time, without notice. Whereas every precaution has been taken in the preparation of this product, activum Networks, the publisher, and the authors assume no responsibility for errors or omissions.

THIS DOCUMENT CONTAINS INFORMATION PROPRIETARY TO CAVIUM NETWORKS. USE OR DISCLOSURE WITHOUT THE WRITTEN PERMISSION OF AN OFFICER OF CAVIUM IS EXPRESSLY FORBIDDEN. COPYRIGHT (C) CAVIUM 2001-2007

 CAIUM
 Rev A1.12
 CNN35XX - PCIe LANES
 DATE: Friday, February 24, 2012

 NETWORKS
 Project
 Engineer: TM Engineering
 PAGE: 2 of 9

Place components









These schematics are intended for reference only, and provide some possible circuit examples. All rights reserved. No part of this product may be reproduced in any form, or transmitted by any means, without the written permission of Cavium Networks. NITROX is a trademark of Cavium Networks in the United States, or other countries, or both. All other trademarks or service marks referred to in this product, are the property of their respective oversare. Gavium Networks askes no warranty about the use of this product, and reserves the right to change this document at any time, without notice. Whereas every responsibility for errors or omissions.

THIS DOCUMENT CONTAINS INFORMATION PROPRIETARY TO CAVIUM NETWORKS. USE OR DISCLOSURE WITHOUT THE WRITTEN PERMISSION OF AN OFFICER OF CAVIUM IS EXPRESSLY FORBIDDEN. COPYRIGHT (C) CAVIUM 2001-2007

| CAIUM       | Rev<br>A1.12 |
|-------------|--------------|
| INE I WORKS | Project      |
|             |              |

CLOCK GENERATION

DATE:
Friday, February 24, 2012

Engineer: TM Engineering

PAGE: 5 of 9







